Power Electronics and Drives

# Single-source three-phase switched-capacitorbased MLI

#### **Research** paper

Kasinath Jena<sup>1,\*®</sup>, Krishna Kumar Gupta<sup>2</sup>, Pallavee Bhatnagar<sup>3</sup>, Sanjay K Jain<sup>4</sup>, Robert Stala<sup>5</sup>, Zbigniew Waradzyn<sup>5</sup>, Stanisław Piróg<sup>5</sup>, Adam Penczek<sup>5</sup>, Andrzej Mondzik<sup>5</sup>, Aleksander Skała<sup>5</sup>

<sup>1</sup>Bhadrak Institute of Engineering and Technology, Bhadrak, India

<sup>2</sup>Thapar Institute of Engineering and Technology, Patiala, India

<sup>3</sup>IES College of Technology, Bhopal, India

<sup>4</sup>Thapar Institute of Engineering and Technology, Patiala, India

<sup>5</sup>Department of Power Electronics and Energy Control Systems, Faculty of Electrical Engineering, Automatics, Computer Science and Biomedical Engineering, AGH University of Science and Technology, al. Mickiewicza 30, 30-059 Krakow, Poland

Received: February 26, 2021; Accepted: June 07, 2021

Abstract: This article proposes a novel three-phase inverter based on the concept of switched capacitors (SCs), which uses a single DC source. A three-phase, seven-level line-to-line output voltage waveform is synthesised by the proposed topology, which includes eight switches, two capacitors, and one diode per phase leg. The proposed topology offers advantages in terms of inherent voltage gain, lower voltage stresses on power switches, and a reduced number of switching components. Additionally, the switched capacitors are self-balanced, thereby eliminating the need for a separate balancing circuit. The proposed structure and its operating principle, the self-balancing mechanism of the capacitors, and the control strategy are all thoroughly explained in the article. The proposed topology has been shown to be feasible through simulation and experimentation.

Keywords: multilevel inverter • switched capacitors • multicarrier pulse width modulation • cost function • ANPC inverter

# 1. Introduction

Multilevel inverters (MLIs) have been extensively researched for low, medium, and highvoltage applications (Abu-Rub et al., 2010; Rodriguez et al., 2002). The special features of MLIs are low levels of voltage stress on the switches, low total harmonic distortion (THD), low dv/dt stress on the load, low filtering requirements, and high modularity (Gupta et al., 2016). Traditional MLIs comprise three basic topologies, viz. cascaded H-bridge (CHB), flying capacitor (FC), and neutral-point-clamped (NPC) inverters. Each of these has its own pros and cons. For example, the conventional CHB is highly modular but requires electrically isolated DC sources. Similarly, the respective need for clamping diodes and capacitors in NPC and FC topologies, apart from the corresponding voltage balancing issues, pose an important challenge. These undesirable features of traditional inverters limit their applications. In addition, these structures do not offer any inherent voltage gain and, therefore, applications that involve low-voltage DC input (such as photovoltaic [PV] systems and electric vehicle [EV] drives) require a front-end DC–DC boost converter or a back-end transformer, thus causing additional losses and costs (Kerekes et al., 2015; Kjaer et al., 2005). In addition to traditional MLIs, hybrid multilevel topologies, e.g. active NPC (ANPC) inverters, have been continuously researched. An example is a five-level active NPC inverter (5L-ANPC) (Barbosa et al., 2005) that combines the features of a 3L-NPC and a 3L-FC to generate a five-level output voltage waveform. Its advantage is a good trade-off between the reduced number of components and single DC-link operation, but it has no voltage-boosting capability.

<sup>\*</sup> Email: kasi.jena@gmail.com

**<sup>3</sup>** Open Access. © 2022 Jena et al., published by Sciendo. Commons Attribution NonCommercial-NoDerivatives 4.0 License.

In this context, recent research has been focused on the so-called switched-capacitor-based MLIs (SCMLIs), which can overcome the drawbacks of traditional MLIs. The switched-capacitor principle involves a parallel connection of the capacitors to the DC source for charging and a series connection for discharging. Thus, the SCs add a number of levels to the output waveform and simultaneously offer an inherent voltage gain (Abhilash et al., 2019; Barzegarkhoo et al., 2022; Belkamel et al., 2013; Hinago and Koizumi, 2012; Lee et al., 2019; Raman et al., 2018; Raushan et al., 2016; Roy et al., 2019; Salem et al., 2015; Sathic et al., 2020; Siwakoti et al., 2019; Ye et al., 2014; Zeng et al., 2019). The topologies presented in previous papers (Hinago and Koizumi, 2012; Ye et al., 2014) are based on the SC concept and possess modularity characteristics. However, these topologies are limited by the high voltage stress on the semiconductor switches, making them unsuitable for high-voltage applications. In another paper (Raman et al., 2018), the authors demonstrate how a single unit of the basic cell may generate a seven-level output voltage waveform. While the design includes a symmetrical voltage source, the requirement for numerous sources and polarity generation via an H-bridge make the architecture more expensive and less desirable. The topologies described in similar papers (Lee et al., 2019; Sathic et al., 2020; Zeng et al., 2019) use a larger number of switching components while achieving a low gain. Additionally, another seven-level structure (Abhilash et al., 2019) achieves a gain of less than unity and uses additional switching components. The SCMLI in the work of Roy et al. (2019) synthesises seven levels with a voltage-boosting capability that is three times the input voltage, but it has the disadvantage of causing excessive voltage stress on the switches. The topologies described in other works (Belkamel et al., 2013; Raushan et al., 2016; Salem et al., 2015; Siwakoti et al., 2019) offer a limited voltage gain. Further examples of inverters, suitable for three-phase high-power systems, accomplished on the basis of NPC or ANPC MLIs, are demonstrated elsewhere (Lee and Lee, 2019; Pineda and Rech, 2019; Siwakoti, 2018; Ye et al., 2021; Zeng et al., 2019 Liu et al. 2017).

The above discussion indicates that most SCMLIs have one or more limitations in terms of the requirement for a large number of switching components per level, increased voltage stress on the switches, and low voltage gain. In this work, a novel SCMLI has been proposed with the following distinct characteristics:

- (a) It uses a single DC source to synthesise a multilevel three-phase stepped-up output.
- (b) The fundamental unit of the proposed structure can generate a four-level waveform as the pole voltage. Thus, the topology synthesises seven levels in the line voltages.
- (c) It offers an inherent voltage gain equal to '3'.
- (d) The capacitors are self-balanced.
- (e) A reduced number of switching components per level is required.

# 2. Proposed Topology

### 2.1. Circuit description

Figure 1 shows the power circuit of the proposed three-phase topology. Each phase leg is composed of eight power switches  $S_{Xi}$  (i = 1, 2, ..., 8), one power diode ( $D_X$ ), and two capacitors ( $C_{x1}$  and  $C_{x2}$ ), where  $X \in$  phases (R, Y, B). It requires a single DC input, shown with a voltage source  $V_{DC}$ . When considering the pole voltage  $V_{xo}(t)$ , the proposed topology can generate four levels, viz. 0,  $+V_{DC}$ ,  $+2V_{DC}$ , and  $+3V_{DC}$ . However, when considering the line-to-line voltage, the proposed topology can synthesise a seven-level waveform across the load terminals, viz. 0,  $\pm V_{DC}$ ,  $\pm 2V_{DC}$ , and  $\pm 3V_{DC}$ . All of the power switches have voltage stress equal to the input voltage, with the exception of switch  $S_{x5}$  (that has  $2V_{DC}$ ). Thus, the voltage ratings of the power switches are less than the peak value of the output waveform, which is one of the essential advantages for medium- and high-voltage applications. For a better understanding of the analysis, consider leg R, for which Table 1 summarises the valid switching states.

### 2.2. Modes of operation for pole voltage

The operating concept of pole voltage ( $V_{RO}$ ) for the phase *R* is explained in this section, and a similar analysis can be performed for the other two phases. The following modes can be used to describe the whole operating range of the suggested topology.

Mode I: 
$$V_{RO}(t) = 0$$



Fig. 1. Schematic diagram of the proposed three-phase switched-capacitor-based inverter topology.

| Mode |                 | Active switch   |                 |                 |                 |                 |                 |                 |                  |  |  |  |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|--|--|--|
|      | S <sub>R1</sub> | S <sub>R2</sub> | S <sub>R3</sub> | S <sub>R4</sub> | S <sub>R5</sub> | S <sub>R6</sub> | S <sub>R7</sub> | S <sub>R8</sub> |                  |  |  |  |
|      | 1               | 0               | 1               | 1               | 1               | 0               | 1               | 0               | 0                |  |  |  |
| II   | 1               | 0               | 1               | 1               | 1               | 1               | 0               | 0               | V <sub>DC</sub>  |  |  |  |
| III  | 0               | 1               | 1               | 0               | 0               | 1               | 0               | 0               | $2V_{\text{DC}}$ |  |  |  |
| V    | 0               | 1               | 0               | 0               | 0               | 1               | 0               | 1               | $3V_{\rm DC}$    |  |  |  |

**Table 1.** Valid switching states for leg R ('1' = on, '0' = off).

Under this mode, the switching combination generates zero output voltage levels across the terminals '*R*' and '0', which is depicted in Figure 2(a). Here, due to the conduction of the switch  $S_{R1}$ , the capacitor  $C_{R2}$  gets charged to a voltage approximately equal to that of the input voltage source,  $V_{DC}$ . Similarly, the switch  $S_{R4}$  conducts to charge the capacitor  $C_{R1}$  to  $V_{DC}$ . As shown in Figure 2(a), the entire process of generating zero voltage levels and the charging of capacitors  $C_{R1}$  and  $C_{R2}$  can be observed. The red lines show the current that flows via the load terminals, while the green lines represent the current flowing to the charging of the capacitors. Figure 2(b) depicts the load current in the negative direction.

Mode II: 
$$V_{RO}(t) = +V_{DO}(t)$$

Under this mode of operation, the switches  $S_{R1}$ ,  $S_{R3'}$ ,  $S_{R4}$ ,  $S_{R5'}$  and  $S_{R6}$  conduct simultaneously to achieve + $V_{DC}$  at the load terminals, while the capacitors  $C_{R1}$  and  $C_{R2}$  get charged to  $V_{DC}$ . The corresponding conduction paths for this mode are illustrated in Figures 2(c) and 2(d).

Mode III: 
$$V_{RO}(t) = +2V_{DC}$$

In this mode of operation, the proposed topology generates a voltage level that is twice the magnitude of the input voltage source. In this case, the switches  $S_{R2}$ ,  $S_{R3}$ , and  $S_{R6}$  are turned on simultaneously, and



**Fig. 2.** Conduction paths under different operating modes for leg *R* (for positive and negative load currents) (a)  $V_{RO}(t) = 0$ , i(t) > 0 (b)  $V_{RO}(t) = 0$ , i(t) < 0. (c)  $V_{RO}(t) = +V_{DC}$ , i(t) > 0 (d)  $V_{RO}(t) = +V_{DC}$ , i(t) < 0 (e)  $V_{RO}(t) = +V_{DC}$ , i(t) > 0, (f)  $V_{RO}(t) = +2V_{DC}$ , i(t) < 0 (g)  $V_{RO}(t) = +3V_{DC}$ , i(t) > 0 (h)  $V_{RO}(t) = +3V_{DC}$ , i(t) < 0.

capacitor  $C_{RI}$  gets discharged to the load, while being in series with the input DC source. Hence, the output level becomes  $2V_{DC}$ . Figures 2(e) and 2(f) show this mode of operation under positive and negative load currents, respectively.

Mode IV: 
$$V_{RO}(t) = +3V_{DO}$$

Under this mode of operation, both capacitors  $C_{R1}$  and  $C_{R2}$  get discharged to the load along with the input voltage, all being in series, thereby synthesising a voltage of  $3V_{DC}$  at the load terminals. Figures 2(g) and 2(h) clearly show this mode of operation for positive and negative load currents, respectively.

### 2.3. Selection criteria for the optimum value of capacitance

For phase *R* of the proposed topology, the capacitors  $C_{R1}$  and  $C_{R2}$  get charged up to  $V_{DC}$ . This is accomplished by activating such paths that result in the capacitors being connected in parallel to the input voltage source. In contrast, when the capacitors are connected in series with the source, they get discharged. An exactly similar phenomenon takes place in the other two legs, too. Among the most important factors affecting the discharging characteristics of the capacitors are the following: (i) load type; (ii) longest discharging time; and (iii) power factor angle of the load. As a result, the following is a general description of the maximum amount of discharge in the capacitor:

$$\Delta Q_{C,i} = \int_{\theta_i}^{\pi - \theta_i} I_l(\theta) \mathrm{d}\omega t. \tag{1}$$

With reference to Figures 3 and 4, which respectively show the switching scheme with reference and carrier waveforms, the following can be defined:

$$M = \frac{A_{ref}}{3A_C} \tag{2}$$

$$\theta = \arcsin\left(\frac{1}{3M}\right) \tag{3}$$

where  $A_{ref}$  is the amplitude of the sinusoidal waveform,  $A_c$  is the peak-to-peak value of the carriers, and *M* is the modulation index.

When the capacitors are charged and discharged, a voltage ripple appears. Generally, this ripple should not exceed 10% of a given capacitor's voltage. For a purely restive load, which is the worst-case scenario as there is



Fig. 3. LS-PWM scheme for the proposed topology. LS, level shifted; PWM, pulse width modulation.



Fig. 4. Representation of discharging instant for the evaluation of capacitance value.

no load current flowing back to the capacitors, the voltage ripple can be calculated as follows (Hinago and Koizumi, 2012):

$$\Delta V_{C1} = \frac{1}{\omega C_1} \int_0^{\pi} \frac{2V_{DC}}{R} d\omega t \tag{4}$$

$$\Delta V_{C1} = \frac{V_{DC}}{fRC_1} \tag{5}$$

$$\Delta V_{C2} = \frac{1}{\omega C_2} \int_{\theta}^{\pi - \theta} \frac{3V_{DC}}{R} d\omega t \tag{6}$$

$$\Delta V_{C2} = \frac{3V_{DC}}{2\pi f R C_2} \left[ \pi - 2 \arcsin\left(\frac{1}{3M}\right) \right]$$
<sup>(7)</sup>

Therefore, the capacitance should satisfy the following condition:

$$C_i = \frac{\Delta Q_{C,i}}{\Delta V_{C,i}}.$$
(8)

### 3. Modulation Scheme

In the past few decades, several modulation strategies have been implemented to generate gating pulses for MLIs. Among them, the most popular strategies are multi-carrier pulse width modulation (PWM), space vector PWM, space vector control, selective harmonic elimination method, etc. (Blasko, 2007; Chiasson et al., 2003; Taghvaie et al., 2018; Yao et al., 2008). In this work, the level-shifted multi-carrier-based pulse width modulation (LS-PWM) approach has been used. Figure 3 depicts the modulation strategy for the proposed topology. Three triangular carrier signals, viz.  $e_{1}$ ,  $e_{2}$ , and  $e_{3}$ , with constant magnitude and frequency, are compared with the modulating signal  $e_{s}$ . The latter is a reference sinusoidal signal with a frequency equal to 50 Hz. If the reference signal is greater than the carrier signal above the zero reference, during the comparison, the comparator will output '1'; otherwise, it will output '0'. And if the reference signal is greater than the carrier signal below the zero reference, during the comparison, the comparator will output '0'; otherwise, it will output '-1'.

The comparator output signals are added to produce the aggregated signal 'a(t)'. By comparing the aggregated signals to their corresponding constant levels, the switching pulses are obtained. The output of the desired signal is then sent to the switches using the mappings illustrated in Figure 3. To obtain a three-phase voltage, each leg is modulated with similar reference signals with a phase difference of 120° between each other. So, the line voltages  $V_{RY}$ ,  $V_{YB'}$  and  $V_{BR}$  are obtained from the pole voltages  $V_{Ro}$ ,  $V_{Yo'}$  and  $V_{Bo}$ , as follows:

$$V_{RY} = V_{Ro} - V_{Yo} \tag{9}$$

$$V_{YB} = V_{Yo} - V_{Bo} \tag{10}$$

$$V_{BR} = V_{Bo} - V_{Ro}.$$

### 4. Comparative Analysis

The merits and demerits of the proposed three-phase topology are described in this section with reference to prior art topologies. In an attempt to quantify the above characteristic, two factors are utilised, defined as the

component-to-level factor ( $F_{CL}$ ) and the cost function (CF) (Panda et al., 2020). These factors are defined as follows:

$$F_{C/L} = \frac{N_{SW} + N_C + N_D + N_{Dri} + N_S}{N_L}$$
(12)

$$CF = \frac{(N_{SW} + N_C + N_D + N_{Dri} + \alpha TSV) \times N_S}{N_L}$$
(13)

where the notations represent the following:  $N_{sw}$  = the number of switches;  $N_c$  = number of capacitors;  $N_D$  = number of auxiliary diodes;  $N_s$  = number of supply sources  $N_L$  = number of pole voltage levels;  $N_{Dri}$  = number of driver units; TSV = total standing voltage. Here, ' $\alpha$ ' is the weight factor. The value of  $\alpha$  is deemed to be '1, 0' (Panda et al., 2020) when both the switching components and the overall standing voltage are given equal weights.

The maximum blocking voltage (MBV) is the voltage stress across a non-conducting power switch that it must withstand during that state, and it must not exceed the rated value of the power switch; otherwise, the device would undergo breakdown. Table 2 illustrates the brief comparative analysis of the proposed topology with the existing three-phase topologies in terms of component count, cost function, total standing voltage, and voltage gain for a specific number of pole voltage levels. The topologies presented in earlier reports (Raushan et al., 2016; Salem et al., 2014, 2015; and Sander and Yaragatti, 2017) require multiple isolated DC sources. The topology described by Grigoletto (2021) has boosting capability but the voltage level is less as compared to the proposed one. Though the topologies in other similar papers (Lee et al., 2019; Sathic et al., 2020; Ye et al., 2021; Zeng et al., 2019) have voltage-boosting capability, the boosting factor is limited to '1.5', unlike in the proposed topology, which offers a gain of '3.0'. Additionally, the CF of the proposed topology is lower than that of recent topologies. Although the topology in previous works (Abhilash et al., 2019; Siwakoti et al., 2019; Ye et al., 2022; Zhu et al., 2021) has the lowest cost function, it requires a boosting circuit, which adds to the costs and complexity.

| References                   | NL | N <sub>sw</sub> | Ns | $N_{D}$ | N <sub>c</sub> | N <sub>Dri</sub> | TSV  | F <sub>C/L</sub> | MBV | Gain | Boosting ability | CF   |
|------------------------------|----|-----------------|----|---------|----------------|------------------|------|------------------|-----|------|------------------|------|
| Salem et al. (2015)          | 3  | 4               | 2  | -       | -              | 4                | 5    | 3.3              | 2   | 1    | No               | 8.66 |
| Raushan et al. (2016)        | 4  | 6               | 4  | 8       | -              | 6                | 22   | 6                | 3   | 0.6  | No               | 46   |
| Lee et al. (2019)            | 4  | 10              | 1  | -       | 4              | 8                | 10   | 5.75             | 1   | 1.5  | Yes              | 8    |
| Zeng et al. (2019)           | 4  | 9               | 1  | -       | 4              | 8                | 16   | 5.5              | 1   | 1.5  | Yes              | 9.25 |
| Sathik et al. (2020)         | 4  | 10              | 1  | -       | 3              | 9                | 10   | 5.75             | 1   | 1.5  | Yes              | 8.25 |
| Siwakoti et al. (2019)       | 4  | 8               | 1  | -       | 4              | 8                | 4.25 | 5.25             | 0.5 | 0.5  | No               | 5.32 |
| Abhilash et al. (2019)       | 4  | 8               | 1  | -       | 3              | 8                | 14   | 5                | 1   | 0.75 | No               | 11   |
| Sandeep and Yaragatti (2017) | 5  | 6               | 2  | -       | 3              | 3                | 3    | 2.8              | 1   | 1    | No               | 6    |
| Salem et al. (2014)          | 3  | 4               | 2  | -       | -              | 4                | 5    | 3.3              | 2   | 1    | No               | 8.66 |
| Ye et al. (2022)             | 3  | 5               | 1  | 2       | 4              | 5                | 3.25 | 5.66             | 0.5 | 0.5  | No               | 6.41 |
| Ye et al. (2021)             | 4  | 4               | 1  | 2       | 4              | 4                | 8    | 3.76             | 2   | 1.5  | Yes              | 5.35 |
| Zhu et al. (2021)            | 2  | 6               | 1  | -       | 2              | 6                | 4    | 7.5              | 1   | 0.5  | No               | 9    |
| Grigoletto (2021)            | 3  | 5               | 1  | -       | 1              | 5                | 6    | 4                | 2   | 2    | Yes              | 5.66 |
| Proposed topology            | 4  | 8               | 1  | 1       | 2              | 8                | 8    | 5                | 3   | 3    | Yes              | 6.75 |

CF, cost function;  $F_{CL}$ , component-to-level factor; MBV, maximum blocking voltage;  $N_{e}$ , number of capacitors;  $N_{D}$ , number of auxiliary diodes;

N<sub>Dn</sub>, number of driver units; N<sub>L</sub>, number of pole voltage levels; N<sub>s</sub>, number of supply sources; N<sub>sw</sub>, the number of switches; TSV, total standing voltage.

Table 2. Quantitative comparison of the proposed per-phase topology with recent topologies.

# 5. Results and Discussion

Using the modulation scheme as described previously, the proposed topology is simulated in the MATLAB/Simulink environment. Furthermore, the viability of the proposed topology has been verified by carrying out experimental studies on a laboratory-based prototype. Table 3 represents the circuit parameters used for the simulation and experimental studies.

### 5.1. Simulation results

The simulation results with an R-L load are shown in Figure 5. The three-phase line voltages are shown in Figure 5(a), while the pole voltage waveforms are shown in Figure 5(b). It has been observed from the waveforms that line voltages have seven levels (0, ±100 V, ±200 V, ±300 V) and are not affected by a sudden change in load, shown in Figure 5(c). Moreover, the pole voltages have four equal step-sized levels (0, ±100 V, ±200 V, ±300 V). The load current is shown in Figure 5(c) under dynamic conditions. For better analysis, the effect of the load change on line voltage, line current, and capacitor voltage for phase R are shown in Figure 5(d). It indicates that the capacitor maintains natural balancing under load changes, and the magnitude of the line voltage is unaffected. The voltage stresses are within the supply voltage, i.e. 100 V each on ( $S_{R1}-S_{R4}$ ) and ( $S_{R6}-S_{R8}$ ), except for the switch  $S_{R5}$  shown in Figures 5(e) and 5(f). Figure 5(g) shows the current stress capacitance of capacitors  $V_{CR1}$  and  $V_{CR2}$ . Figures 5(h) and 5(i) illustrate the current stress of all eight switches (per phase leg R) with a load parameter of 80 mH and 50  $\Omega$ . In the charging loop of both capacitors, four switches are present, i.e.  $S_{R1}$ ,  $S_{R3}$ ,  $S_{R4}$ , and  $S_{R5}$ , which need to meet the current rating, which is equal to the sum of the changing and load currents. Considering the R-L load of R=50  $\Omega$  and L=80 mH, fast Fourier transform (FFT) analysis of the line voltage  $V_{RY}$  and the phase voltage  $V_{RN}$  provides the maximum magnitude of the fundamental voltage of 140.6 V and 242.6 V with 32.11% and 31.96% of THD, respectively as shown in Figures 5(j) and 5(k).

### 5.2. Experimental results

An experimental verification of a laboratory prototype has been conducted to determine the viability of the proposed three-phase, seven-level topology. Figure 6 shows the experimental waveforms. Figures 6(a)-6(c) illustrate the waveforms of pole voltages, line voltages, and load currents, respectively. A pole voltage is shown in Figure 6(a). The pole voltage has four levels. The levels are +300 V, +200 V, +100 V, and 0 V. The observed output voltage (Figure 6(b)) undeniably generated seven voltage levels, with the voltage magnitude of each level being 100 V. It can be seen that the maximum voltage level of 300 V also conformed to a boosting gain of '3'. These observations are in good agreement with the theoretical analysis presented in Figure 2. The line voltage obtained by the experimental arrangement is found to be quite close to the simulation results. Additionally, it can be shown that the magnitude of the line voltage remains unchanged during a sudden change in load. Figure 6(c) shows the line current under sudden change in load. Figure 6(d) depicts the phase R's line voltage, load current, and capacitor voltage more clearly, providing for a better comprehension of line voltage and capacitor voltage under dynamic settings. The voltage across the floating capacitors remains intact under different loading conditions. It clearly indicates that the voltages across the floating capacitors are balanced

| Parameter                | Value/Part no.                                  |  |
|--------------------------|-------------------------------------------------|--|
| Input DC voltage         | 100 V                                           |  |
| Output voltage frequency | 50 Hz                                           |  |
| Carrier frequency        | 2 kHz                                           |  |
| Load (R-L)               | 50 Ω, 80 mH                                     |  |
| Load (R)                 | 100 Ω                                           |  |
| Capacitors (CXi)         | CR1 = 2,200 μF, CR2 = 1,800 μF (LGX2D222MELC50) |  |
| Power switches (IGBTs)   | GW30NC120HD                                     |  |
| Modulation index         | 0.95                                            |  |
|                          |                                                 |  |

IGBT, insulated-gate bipolar transistor.

Table 3. Parameters for simulation and experimental studies.



**Fig. 5.** Simulation results: (a) line voltages; (b) pole voltages; (c) load currents; (d) line voltage, load current, and voltage across the capacitors CR1 and CR2; (e) and (f) voltage stress of all switches  $(S_{R1} - S_{R0})$ ; (g) voltage stress of the capacitors (h-i) current stress of switches  $(S_{R1} - S_{R0})$ ; (j) FFT analysis of  $V_{RY}$  (k) FFT analysis of  $V_{RY}$ . (k) FFT analysis of  $V_{RY}$  fourier transform;  $V_{RN}$  phase voltage;  $V_{RY}$  line voltages.





(b)











(e)



Fig. 6. Experimental results under balanced load conditions: (a) pole voltages; (b) line voltages; (c) load currents; (d) line voltage and load current for phase *R*; (e) capacitor voltages for phase leg *R*; (f) and (g) voltage stresses across all switches.

around an average value of 100 V (Figure 6(e)), which verifies their self-voltage-balancing capability. Figures 6(f) and 6(g) show voltages across all of the switches, which demonstrates that the voltage stresses on the switches  $S_{R_1}$ - $S_{R_4}$  and  $S_{R_6}$ - $S_{R_8}$  are within the supply voltage range, whereas the voltage stresses on the switch  $S_{R_5}$  are double the supply voltage range. The experimental configuration achieves an efficiency of 94.42%, which is a little less than the simulated efficiency. This could be a result of the increased losses in driving circuits. As a result, the outstanding performance of the proposed three-phase topology is confirmed by the above-mentioned experimental results.

# 6. Discussions of Results and Their Relevance

The modelling and experimental findings for the suggested design show that a seven-level waveform with thrice the voltage gain is produced. The selected values guarantee that the capacitors perform well in terms of voltage ripples under a rated load. Based on a review of the SCMLI literature, the following applications for the proposed topology have been identified.

(a) High-frequency AC distribution

Due to a significant reduction in the quantity of power conversion stages, transformer size, and filter size, the high-frequency alternating current (HFAC) power distribution system (PDS) has gained popularity in high-power-density applications such as telecommunication, spacecraft, and computer systems (Chen et al., 2016). Another novel use for this technology is the use of an HFAC PDS in small-scale networks, such as micro-grids and -structures (Antaloae et al., 2011). SCMLIs have consequently emerged as the favoured option for HFAC applications (Jena et al., 2021). At low-voltage sites, SCMLI topologies eliminate the requirement for magnetic circuits or DC–DC boost converters.

(b) EV traction systems and PV-based power generation systems

Renewable energy sources, such as PV systems, have a modest power output. Cascading PV modules, DC–DC boost inverters, or step-up transformers are the three methods for boosting voltage. Each of these techniques results in a rise in costs, volume, component count, and power losses (Kuncham et al., 2020). SCMLIs, however, offer a decent voltage gain, capacitor self-balancing, high-resolution waveforms for grid compatibility, and reduced filtering needs (Chen et al., 2021; Jena et al., 2022).

# 7. Conclusion

This article describes a novel three-phase step-up single-source inverter with a voltage gain of '3'. It generates four levels at the poles and seven levels in the line voltages. Comparisons with existing three-phase topologies in terms of voltage-boosting ability, gain, component count per level, and cost function demonstrate that the suggested topology is highly competent. The validity of the proposed inverter has been confirmed with both simulation and experimental results.

# **Acknowledgments**

The author would like to acknowledge that this project was supported by the Department of Science and Technology (DST, India) and Polish National Agency for Academic Exchange (NAWA, Poland) under the Indo–Poland Joint Research Programme (grant no. DST/INT/POL/P-39/2020).

#### References

- Abhilash, T., Annamalai K. and Tirumala, S. V. (2019). A Seven-Level VSI with a Front-End Cascaded Three-Level Inverter and Flying Capacitor Fed H-Bridge. *IEEE Transactions on Industry Applications*, 55(6), pp. 6073–6088.
- Abu-Rub, H., Holtz, J., Rodriguez, J. and Baoming G. (2010). Medium-Voltage Multilevel Converters— State of the Art, Challenges, and Requirements in Industrial Applications. *IEEE Transactions on Industrial Electronics*, 57(8), pp. 2581–2596.
- Antalya, C. C., Marco, J. and Vaughan, N. D. (2011). Feasibility of High Frequency Alternating Current Power for Motor Auxiliary Loads in Vehicles. *IEEE Transactions on Vehicular Technology*, 60(2), pp. 390–405.
- Barbosa, P., Steimer, P., Steinke, J., Winkelnkemper, M. and Celanovic N. (2005). Active-neutral-pointclamped (ANPC) multilevel converter technology. In: 2005 European Conference on Power Electronics and Applications, Dresden, 11–14 September 2005.
- Barzegarkhoo, R., Forouzesh, M., Lee, S. S., Blaabjerg, F. and Siwakoti, Y. P. (2022). Switched-Capacitor Multilevel Inverters: A Comprehensive Review. *IEEE Transactions on Power Electronics*, 37(9), pp. 11209–11243.
- Belkamel, H., Mekhilef, S., Masaoud, A. and Naeim, M. A. (2013). Novel Three-Phase Asymmetrical Cascaded Multilevel Voltage Source Inverter. *IET Power Electronics*, 6(8), pp. 1696–1706.
- Blasko, V. (2007). A Novel Method of Selective Harmonic Elimination in Power Electronic Equipment. *IEEE Transactions on Power Electronics*, 22(1), pp. 223–228.
- Chen, J., Hou, S., Deng, F., Chen, Z. and Li, J. (2016). An Interleaved Five-Level Boost Converter with Voltage-Balance Control. *Journal Power Electronics*, 16(5), pp. 1735–1742.
- Chen, M., Loh, P. C., Yang, Y. and Blaabjerg, F., (2021). A Six-Switch Seven-Level Triple-Boost Inverter. *IEEE Transactions on Power Electronics*, 36(2), pp. 1225–1230.
- Chiasson, J. N., Tolbert, L. M. and McKenzie, K. J. (2003). Control of a Multilevel Inverter using Resultant Theory. *IEEE Transactions on Control Systems Technology*, 11(3), pp. 345–354.
- Grigoletto, F. B. (2021). Space Vector Modulation for Three-Phase Multilevel Switched-Capacitor Inverter. *IEEE Latin America Transactions*, 19(4), pp. 575–583.

- Gupta, K. K., Ranjan, A., Bhatnagar, P., Sahu, L. K. and Jain, S. (2016). Multilevel Inverter Topologies with Reduced Device Count: A Review. *IEEE Transactions* on *Power Electronics*, 31(1), pp. 135–151.
- Hinago, Y. and Koizumi, H. (2012). A Switched-Capacitor Inverter using Series/Parallel Conversion with an Inductive Load. *IEEE Transactions on Industrial Electronics*, 59(2), pp. 878–887.
- Jena, K., Panigrahi, C. K. and Gupta, K. K. (2021). A single-phase step-up 5-level switched-capacitor inverter with reduced device count. In: 2021 1st International Conference on Power Electronics and Energy (ICPEE), 1–6. doi: 10.1109/ ICPEE50452.2021.9358556.
- Jena, K., Panigrahi, C. K. and Gupta, K. K., (2022). A New Design Self-Balanced 13-Level Switched-Capacitor Inverter. *International Journal of Circuit Theory and Applications*, 50(4), pp. 1216 Liu et al. 2017–1234.
- Kerekes, T., Séra, D. and Máthé, L. (2015). Three-Phase Photovoltaic Systems: Structures, Topologies, and Control. *Electric Power Components and Systems*, 43(12), pp. 1364–1375.
- Kjaer, S. B., Pedersen, J. K. and Blaabjerg, F. (2005). A Review of Single-Phase Grid-Connected Inverters for Photovoltaic Modules. *IEEE Transactions on Industry Applications*, 41(5), pp. 1292–1306.
- Kuncham, S. K., Annamalai, K. and Subrahmanyam, N. (2020). A Two-Stage Type Hybrid Five-Level Transformerless Inverter for PV Applications. *IEEE Transactions on Power Electronics*, 35(9), pp. 9510–9521.
- Lee, S. S. and Lee, K. (2019). Dual-T-Type Seven-Level Boost Active-Neutral-Point-Clamped Inverter. *IEEE Transactions on Power Electronics*, 34(7), pp. 6031–6035.
- Lee, S. S., Bak, Y., Kim, S. M., Joseph, A. and Lee, K. B. (2019). New Family of Boost Switched-Capacitor Seven-Level Inverters (BSC7LI). *IEEE Transactions* on *Power Electronics*, 34(11), pp. 10471–10479.
- Liu, J., Wu, J., Zeng, J. and Guo, H. (2017). A Novel Nine-Level Inverter Employing One Voltage Source and Reduced Components as High-Frequency AC Power Source. *IEEE Transactions on Power Electronics*, 32(4), pp. 2939–2947.
- Panda, K. P., Bana, P. R. and Panda, G. (2020). A Switched-Capacitor Self-Balanced High-Gain Multilevel Inverter Employing a Single DC Source. *IEEE Transactions on Circuits and Systems II: Express Briefs*, 67(12), pp. 3192–3196.

- Pineda, C. W. A. and Rech, C. (2019). Modified fivelevel ANPC inverter with output voltage boosting capability. In: *Proceedings of IECON 2019 -*45th Annual Conference of the IEEE Industrial Electronics Society, Lisbon, Portugal, 14–17 Oct. 2019.
- Raman, S. R., Cheng, K. W. E. and Ye, Y. (2018). Multi-Input Switched-Capacitor Multilevel Inverter for High-Frequency AC Power Distribution. *IEEE Transactions on Power Electronics*, 33(7), pp. 5937–5948.
- Raushan, R., Mahato, B. and Jana, K. C. (2016). Comprehensive Analysis of a Novel Three-Phase Multilevel Inverter with the Minimum Number of Switches. *IET Power Electronics*, 9(8), pp. 1600–1607.
- Rodriguez, J., Lai, J. S. and Peng, F. Z. (2002). Multilevel Inverters: A Survey of Topologies, Control, and Applications. *IEEE Transactions on Industrial Electronics*, 49(4), pp. 724–738.
- Roy, T., Sadhu, P. K., Dasgupta, A. and Aarzoo, N. (2019). A Novel Three-Phase Multilevel Inverter Structure using Switched Capacitor Basic Unit for Renewable Energy Conversion Systems. *International Journal of Power Electronics*, 10(1/2), pp. 133–154.
- Salem, A., Ahmed, E. M., Orabi, M. and Abdelghani, A. B. (2014). Novel three-phase multilevel voltage source inverter with reduced no. of switches. In: *Proceedings of the Fifth International Renewable Energy Congress IREC,* Hammamet, Tunisia, 25–27 March 2014.
- Salem, A., Ahmed, E. M., Orabi, M. and Ahmed, M. (2015). New Three-Phase Symmetrical Multilevel Voltage Source Inverter. *IEEE Journal on Emerging* and Selected Topics in Circuits and Systems, 5(3), pp. 430–442.
- Sandeep, N. and Yaragatti, U. R. (2017). Design and Implementation of a Sensorless Multilevel Inverter with Reduced Part Count. *IEEE Transactions on Power Electronics*, 32(9), pp. 6677–6683.
- Sathic, M. J., Sandeep, N. and Blaabjerg, F. (2020). High Gain Active Neutral Point Clamped Seven-Level Self-Voltage Balancing Inverter. *IEEE Transactions*

on Circuits and Systems II: Express Briefs, 67(11), pp. 2567–2571.

- Siwakoti, Y. P. (2018). A new six-switch five-level boostactive neutral point clamped (5L-Boost-ANPC) inverter. In: 2018 IEEE Applied Power Electronics Conference and Exposition (APEC), San Antonio, 4–8 March.
- Siwakoti, Y. P., Mahajan, A., Rogers, D. J. and Blaabjerg, F. (2019). A Novel Seven-Level Active Neutral-Point-Clamped Converter with Reduced Active Switching Devices and DC-Link Voltage. *IEEE Transactions on Power Electronics*, 34(11), pp. 10492–10508.
- Taghvaie, A., Adabi, J. and Rezanejad, M. (2018). A Self-Balanced Step-Up Multilevel Inverter Based on Switched-Capacitor Structure. *IEEE Transactions on Industrial Electronics*, 33(1), pp. 199–209.
- Yao, W., Hu, H. and Lu, Z. (2008). Comparisons of Space Vector Modulation and Carrier-Based Modulation of the Multilevel Inverter. *IEEE Transactions on Power Electronics*, 23(1), pp. 45–51.
- Ye, Y., Chen, S., Sun, R., Wang, X. and Yi, Y. (2021). Three-Phase Step-Up Multilevel Inverter with Self-Balanced Switched-Capacitor. *IEEE Transactions* on *Power Electronics*, 36(7), pp. 7652–7664.
- Ye, Y., Cheng, K. W. E., Liu, J. and Ding, K. (2014). A Step-Up Switched Capacitor Multilevel Inverter with Self-Voltage Balancing. *IEEE Transactions on Industrial* Electronics, 61(12), pp. 6672–6680.
- Ye, Y., Hua, T., Chen, S. and Wang, X. (2022). Neutral-Point-Clamped Five-Level Inverter with Self-Balanced Switched Capacitor. *IEEE Transactions* on Industrial Electronics, 69(3), pp. 2202–2215.
- Zeng, J., Lin, W. and Liu, J. (2019). Switched-Capacitor-Based Active-Neutral-Point-Clamped Seven-Level Inverter with Natural Balance and Boost Ability. *IEEE Access*, 7, pp. 126889–126896.
- Zhu, X., Wang, H., Deng, X., Zhang, W., Wang, H. and Yue X. (2021). Coupled Three-Phase Converter Concept and an Example: A Coupled Ten-Switch Three-Phase Three-Level Inverter. *IEEE Transactions on Power Electronics*, 36(6), pp. 6457–6468.